-) Perise multiplication algor from DD Shift and & Add shift Problem for 64 b, + registers, multiplicated is 32 bits loop 32 bits wasted > Intuition, instead of shifting multiplicand to left, shift product to right 32 bit (1110) 6000 | 6000 ) 0111 | 0000 ) 0111 | 0000 ) 111 | 0000 ) 1010/1000 010101000 Product register Product rup =) Same a mutipher 33% improvement in clock cycles Signed Stort Booths Algorithm



## **MIPS Notes**

- ❖ MIPS provides two 32-bit registers Hi and Lo to hold a 64-bit product
- mult, multu (unsigned) put the product of two 32-bit register operands into Hi and Lo: overflow is ignored by MIPS but can be detected by programmer by examining contents of Hi
- ❖ mflo, mfhi moves content of Hi or Lo to a general-purpose register
- Pseudo-instructions mul (without overflow), mulo (with overflow), mulou (unsigned with overflow) take three 32-bit register operands, putting the product of two registers into the third

Resp time = tot exec time ; weiting time

Cither or both decreases for easy 1

Hnough but: no of Jobs completed

time

the oughput 1: parallelized or improve system resources

Individual time for job rumains some

if throughput 1

waitingtime of Chaith more resources the resp time! if speed I rup time 1 thoughput I If throughput 1 execution times need not impose if we consider only execution time